Power Shifts In Digital Chip Space

By Bhanu Kapoor The power issue has been quite disrupting in the digital semiconductor space. The processor architecture shifted to parallel processing with the “power wall” stopping the frequency scaling that the industry had conveniently used in the last few decades. The power issue also is causing semiconductor process technology to change in ways other than simply scaling from one ... » read more

Improved Efficiency

By Bhanu Kapoor We constantly hear about process technology advances and their impact on power consumption of ICs, but the power management techniques have remained the same over last few process technology generations. Power gating, dynamic voltage and frequency scaling, and threshold voltage scaling have been the key power management techniques since the 90nm process technology. Clock gating... » read more

Near-Threshold Computing

By Bhanu Kapoor There were two main contributing factors to power becoming a big problem ("The Power Wall") starting around the 65nm process technology. First, the fast-growing leakage component became as significant as the dynamic power. Second, the scaling of the supply voltage stopped around 1.1 volts. Process technology advances such as HKMG and 3D tri-gate transistors have enabled con... » read more

The Bigger Problem

By Bhanu Kapoor Getting power management features already built into chips to be fully utilized is indeed the bigger problem. The features here refer to hooks provided by power management techniques such as voltage and frequency scaling, power gating, and threshold voltage scaling. There is no doubt that these features have helped a lot in optimizing power consumption. But they are mainly a... » read more

Intel’s Power Play

By Bhanu Kapoor With the Ivy Bridge processor, Intel claims half the power at the same performance level or double the performance with the same power consumption as the Sandy Bridge processor. The implications of 2X performance-per-watt improvement will be significant for server, desktop, laptop, tablet, and smart phone applications. You can be operating at the same frequency while either... » read more


By Bhanu Kapoor Today, in the era of IPs and SoCs, verification consumes up to 70% of the design effort. Most of the rest of the design effort is focused on iterations related to meeting the performance goals. We also hear that power has become the No. 1 design criteria for several categories of semiconductor devices, but we still lack well-defined, power-oriented methodologies and tools that ... » read more

Low-Power Solutions At DAC

By Bhanu Kapoor Power is the main driver of semiconductor process technology related advances recently. One would expect a similar focus in the electronic design automation industry to help designers implement low power designs. However, the latest DAC in San Diego didn’t give the impression that the EDA industry is thinking likewise, perhaps with the exception of verification aspects of low... » read more

Fire In The Hole?

By Bhanu Kapoor At the 2001 ISSCC, Pat Gelsinger, then Senior VP at Intel, had observed the following in connection with the growing issue of chip power density: “Ten years from now microprocessors will run at 10GHz to 30GHz and be capable of processing 1 trillion operations per second—about the same number of calculations that the world's fastest supercomputer can perform now. Unfortunate... » read more

Tough Road Ahead For Small IP Vendors

By Bhanu Kapoor The IP business is a difficult one. The vendors who typically supply to larger semiconductor companies face thin margins and different IP requirements to be supported across their customer base. On top of that, no one wants an IP that has not been proven in the field. But if you are looking to be an IP supplier for a low-power SoC that will be manufactured in leading edge p... » read more

Getting Real About Power Management Verification

By Bhanu Kapoor SoCs that are used in consumer electronics utilize power management techniques that require control of voltage sources. We have discussed the need for power-aware simulation for verification purposes in the past. EDA tools have advanced to include power-aware simulation such as those found with simulators like VCS from Synopsys. In this article, we discuss the need for modeling... » read more

← Older posts