Getting the right mix of analog and digital blocks for best performance, lowest power, and smallest area.
Real world operation of a serializer/deserializer (SerDes) in a hyperscale data center is very demanding and requires robust performance in challenging conditions such as multitude of channel insertion loss, extreme temperature cycles, different types of packages with different trace lengths and discontinuities, etc. Hence, meeting interference tolerance (ITOL) and jitter tolerance (JTOL) compliance is not enough.
A 112G SerDes PHY architecture with the right mix of analog and digital blocks is the most optimized implementation for best performance, lowest power, and smallest area. For instance, analog blocks can help digital blocks with signal pre-conditioning which can unburden the digital signal processor (DSP), significantly reducing power and providing robust bit error rate (BER) performance. Similarly, digital blocks can help analog blocks compensate for linearity and other analog impairments across process, voltage, and temperature variations.
There are more essential features a 112 SerDes IP can offer that go beyond power, performance, and area. These features are adaptive adaptation and temperature tracking, which further optimize performance in real world scenarios.
The analog performance changes due to temperature variations. For applications that need to operate over a wide temperature range, with high-speed serial link functioning all the time without re-start or re-adaptation, it is critical that the link receiver includes continuous adaptive equalization to compensate for change in channel parameters due to temperature variations.
Below are some of the features that ensure optimized 112G performance across temperature variations:
Fig. 1: Full range temperature tracking.
The exponential increase in data traffic demands hyperscale data centers to support higher bandwidths enabled by 112G SerDes IP, which is becoming the interconnect of choice. A balanced analog and digital architecture is required for 112G SerDes to ensure optimized performance in terms of signal losses, cross talks, higher throughput, and lower power. The combination of analog and digital blocks with the right calibration and adaptation algorithms provides best-in-class performance across process, voltage, and temperature.
Synopsys DesignWare 112G Ethernet PHY IP, available in advanced finFET processes including 5nm, with an ADC and DSP architecture supports power scaling techniques for significant power reduction in low-loss channels. The PHY’s optimized layout maximizes bandwidth per die-edge through stacking and placement on all four edges of the die. Its unique architecture supports independent, per lane data rates for ultimate flexibility. Most recently, the silicon proof of DesignWare 112G Ethernet PHY IP in 5nm process demonstrated zero BER post forward-error correction in greater than 40dB channels while offering power-efficiency of less than 5 picojoules per bit (pJ/bit).
Leave a Reply