Home
TECHNICAL PAPERS

On-Chiplet Framework for Verifying Physical Security and Integrity of Adjacent Chiplets

popularity

A new technical paper titled “ChipletQuake: On-die Digital Impedance Sensing for Chiplet and Interposer Verification” was published by researchers at Worcester Polytechnic Institute.

Abstract
“The increasing complexity and cost of manufacturing monolithic chips have driven the semiconductor industry toward chiplet-based designs, where smaller and modular chiplets are integrated onto a single interposer. While chiplet architectures offer significant advantages, such as improved yields, design flexibility, and cost efficiency, they introduce new security challenges in the horizontal hardware manufacturing supply chain. These challenges include risks of hardware Trojans, cross-die sidechannel and fault injection attacks, probing of chiplet interfaces, and intellectual property theft. To address these concerns, this paper presents ChipletQuake, a novel on-chiplet framework for verifying the physical security and integrity of adjacent chiplets during the post-silicon stage. By sensing the impedance of the power delivery network (PDN) of the system, ChipletQuake detects tamper events in the interposer and neighboring chiplets without requiring any direct signal interface or additional hardware components. Fully compatible with the digital resources of FPGA-based chiplets, this framework demonstrates the ability to identify the insertion of passive and subtle malicious circuits, providing an effective solution to enhance the security of chipletbased systems. To validate our claims, we showcase how our framework detects Hardware Trojan and interposer tampering. “

Find the technical paper here. April 2025.

arXiv:2504.19418.



Leave a Reply


(Note: This name will be displayed publicly)