Tackling Variability With AI-based Process Control


Jon Herlocker, co-founder and CEO of Tignis, sat down with Semiconductor Engineering to talk about how AI in advanced process control reduces equipment variability and corrects for process drift. What follows are excerpts of that conversation. SE: How is AI being used in semiconductor manufacturing and what will the impact be? Herlocker: AI is going to create a completely different factor... » read more

Making Chips Yield Faster At Leading-Edge Nodes


Simulation for semiconductor manufacturing is heating up, particularly at the most advanced nodes where data needs to be analyzed in the context of factors such as variation and defectivity rates. Semiconductor Engineering sat down with David Fried, corporate vice president of computational products at Lam Research, to talk about what's behind Lam's recent acquisition of Esgee Technologies, ... » read more

Advanced Materials For High-Temperature Process Integration


From the last several lithography nodes, in the 14 to 10nm range, to the latest nodes, in the 7 to 5nm range, the requirements for patterning and image transfer materials have increased dramatically. One of the key pinch points is the tradeoff between planarization and the high-temperature stability required from carbon films used in patterning and post-patterning process integration. Patter... » read more

How Atomic Layer Deposition Works


Imagine being able to deposit a film of material just a few atomic layers at a time. As impossible as that sounds, atomic layer deposition (ALD) is a reality. In fact, it’s being used in an ever-increasing number of applications as an extremely precise and controllable process for creating thin films. Together with its etch counterpart – atomic layer etching (ALE) – ALD is enabling the us... » read more

New BEOL/MOL Breakthroughs?


Chipmakers are moving ahead with transistor scaling at advanced nodes, but it's becoming more difficult. The industry is struggling to maintain the same timeline for contacts and interconnects, which represent a larger portion of the cost and unwanted resistance in chips at the most advanced nodes. A leading-edge chip consists of three parts—the transistor, contacts and interconnects. The ... » read more

A Look At Atomic Layer Deposition


Imagine being able to deposit a film of material just a few atomic layers at a time. As impossible as that sounds, atomic layer deposition (ALD) is a reality. In fact, it’s being used in an ever-increasing number of applications as an extremely precise and controllable process for creating thin films. Together with its etch counterpart – atomic layer etching (ALE) – ALD is enabling the us... » read more

Next Challenge: Contact Resistance


In chip scaling, there is no shortage of challenges. Scaling the finFET transistor and the interconnects are the biggest challenges for current and future devices. But now, there is another part of the device that’s becoming an issue—the contact. Typically, the contact doesn’t get that much attention, but the industry is beginning to worry about the resistance in the contacts, or conta... » read more